首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A Hybrid Miller-Cascode Compensation for Fast Settling in Two-Stage Operational Amplifiers
【24h】

A Hybrid Miller-Cascode Compensation for Fast Settling in Two-Stage Operational Amplifiers

机译:一种混合米/共级补偿,用于在两阶段运算放大器中快速沉降

获取原文
获取原文并翻译 | 示例

摘要

A hybrid Miller-Cascode compensation (HMCC) scheme incorporating Miller compensation (MC) and cascode compensation on a nonsignal path (CCNSP) in the two-stage amplifiers is presented. The proposed HMCC resolves issues in other compensations such as CCNSP, cascode compensation on a signal path (CCSP), and hybrid cascode compensation (HCC) such that the gain peaking near unity gain frequency (UGF) in the open-loop transfer function is alleviated, which results in faster settling. To understand and validate the merit of the proposed HMCC, the locations of poles and a zero are analyzed through the small-signal model and compared with other compensations in terms of settling speed. Moreover, to verify the effect of gain peaking on settling speed, two pipeline ADCs employing HMCC and CCNSP are fabricated in a 0.11-mu m CMOS process. In measurement, the ADCs with HMCC achieve higher spurious-free dynamic range (SFDR) at the sampling frequencies above 20 MHz than the ADCs with CCNSP, which demonstrates that the proposed HMCC achieves faster settling than CCNSP due to gain peaking suppression.
机译:呈现了一种混合米/共级补偿(HMCC)方案,其包括米勒补偿(MC)和Cascode补偿在两级放大器中的非信号路径(CCNSP)上。所提出的HMCC在信号路径(CCSP)上的其他补偿(如CCNSP)上的其他补偿中解决了问题,以及混合级联补偿(HCC),使得在开环传送功能中靠近Unity增益频率(UGF)附近的增益峰值,这导致更快的沉降。要了解和验证所提出的HMCC的优点,通过小信号模型分析极点和零的位置,并与稳定速度的其他补偿进行比较。此外,为了验证在沉降速度上的增益峰值的影响,采用HMCC和CCNSP的两种管道ADC在0.11-mu M CMOS工艺中制造。在测量中,具有HMCC的ADC在比2MHz的采样频率上实现更高的无尺寸动态范围(SFDR),而不是CCNSP的ADC,这表明所提出的HMCC由于增益锐化抑制而比CCNSP更快地沉降。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号