首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Design approach for fast-settling two-stage amplifiers employing current-buffer Miller compensation
【24h】

Design approach for fast-settling two-stage amplifiers employing current-buffer Miller compensation

机译:采用电流缓冲米勒补偿的快速建立两级放大器的设计方法

获取原文
获取原文并翻译 | 示例
           

摘要

A new settling-time-oriented design strategy for two-stage operational amplifiers with current-buffer Miller compensation is presented. The proposed approach defines a systematic procedure to optimize the amplifier time response, allowing the required speed performances to be achieved without both power wasting and blind efforts for time-consuming trial-and-error design processes. To demonstrate the effectiveness of the methodology, a design example in a commercial 0.35 urn CMOS technology is presented. As shown by circuit and statistical simulations, the proposed strategy proves to be very useful to develop fast-settling operational amplifiers for typical discrete-time applications, such as switched-capacitor filters and ∑Δ analog-to-digital converters.
机译:提出了一种新的面向稳定时间的设计策略,该策略针对具有电流缓冲米勒补偿的两级运算放大器。所提出的方法定义了一种优化放大器时间响应的系统程序,从而可以实现所需的速度性能,而不会浪费功率,也不会费时费力的反复试验设计过程。为了证明该方法的有效性,给出了商用0.35微米CMOS技术的设计实例。如电路和统计仿真所示,所提出的策略被证明对于开发用于典型离散时间应用的快速建立运算放大器非常有用,例如开关电容器滤波器和∑Δ模数转换器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号