首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Background Calibration of Bit Weights in Pipelined-SAR ADCs Using Paired Comparators
【24h】

Background Calibration of Bit Weights in Pipelined-SAR ADCs Using Paired Comparators

机译:使用配对比较器的流水线SAR ADC中位重量的背景校准

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a background calibration technique for pipelined successive-approximation-register (pipelined SAR) analog-to-digital converters (ADCs), which resolves the errors from capacitor mismatches and inaccurate interstage gain errors. The dither signal is injected in the capacitor digital-to-analog converter (DAC), while its residue voltage increment is neutralized through paired comparators with opposite polarity offsets, thereby relaxing the design requirement of the residue amplifier. While one of the comparators is generating the residue signal, the other one is detecting the signal range and helping to obtain the bit weights. This brief also introduces the circuit design of paired comparators with opposite offsets. The background calibration technique is verified in a 5b + 8b pipelined SAR ADC. Simulation results show that the spurious-free dynamic range (SFDR) and the signal-to-noise and distortion ratio (SNDR) are improved from 54.5 to 94 dB and 49 to 68.9 dB, respectively. The mean value of the voltage swing increment is 34 mV with noise sources, offset, gain error, and capacitor mismatches.
机译:本简要介绍了流水线连续近似寄存器(流水线SAR)模数转换器(ADC)的背景校准技术,其解析了电容器不匹配和不准确的级间增益错误的误差。抖动信号被注入电容器数模转换器(DAC),而其残留电压增量通过具有相反极性偏移的配对比较器中和,从而松弛残留放大器的设计要求。虽然其中一个比较器产生残留信号,但另一个是检测信号范围并有助于获得比特权重。此简介还介绍了具有相反偏移的配对比较器的电路设计。在5B + 8B流水线SAR ADC中验证了背景校准技术。仿真结果表明,无尺寸的动态范围(SFDR)和信号 - 噪声和失真率(SNDR)分别从54.5分别从54.5分别提高到49至68.9dB。电压摆幅增量的平均值为34 mV,噪声源,偏移,增益误差和电容器不匹配。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号