首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >An 8-bit 0.35-V 5.04-fJ/Conversion-Step SAR ADC With Background Self-Calibration of Comparator Offset
【24h】

An 8-bit 0.35-V 5.04-fJ/Conversion-Step SAR ADC With Background Self-Calibration of Comparator Offset

机译:具有比较器失调的背景自校准功能的8位0.35-V 5.04-fJ /转换步SAR ADC

获取原文
获取原文并翻译 | 示例

摘要

This paper reports a successive approximation register (SAR) analog-to-digital converter (ADC) based on the charge-sharing principle, which is known to be very energy efficient, but susceptible to the comparator offset. The ADC uses a new background calibration technique to cancel out the comparator mismatch and improve ADC linearity. Operation under low voltages is obtained through the use of voltage-boosted switches in the track-and-hold and the digital-to-analog converter. The techniques are demonstrated on a low-voltage low-power SAR ADC that operates from a minimum supply voltage of 350 up to 600 mV, suitable for circuits supplied by power harvesters. The prototype fabricated in a 130-nm CMOS process employs only regular- transistors. It is able to convert at 3 MSps when supplied by 600 mV and at 200 kSps when supplied by 350 mV. At 350 mV, the measured effective-number-of-bits is 6.4, leading to a figure-of-merit of 5.04 fJ/conversion-step.
机译:本文报告了一种基于电荷共享原理的逐次逼近寄存器(SAR)模数转换器(ADC),众所周知,该器件非常节能,但容易受到比较器失调的影响。 ADC使用新的背景校准技术来消除比较器失配并改善ADC线性度。通过在采样保持器和数模转换器中使用升压开关,可以在低压下工作。该技术在低压低功耗SAR ADC上进行了演示,该ADC的最小电源电压为350至600 mV,适用于功率收集器提供的电路。以130纳米CMOS工艺制造的原型仅采用常规晶体管。当提供600 mV电压时,它能够以3 MSps的速率转换,而当提供350 mV电压时,能够以200 kSps的速率转换。在350 mV时,测得的有效位数为6.4,因此品质因数为5.04 fJ /转换步长。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号