首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Petri net modeling of gate and interconnect delays for power estimation
【24h】

Petri net modeling of gate and interconnect delays for power estimation

机译:Petri净建模门和功率估计互连延迟

获取原文
获取原文并翻译 | 示例

摘要

Switching activity estimation is an important step in average power estimation of VLSI circuits at the gate level. In this paper, we present a novel approach based on Petri net modeling for real delay switching activity and power estimation of CMOS circuits, considering both gate and interconnect delays. We propose a new type of Petri net called hierarchical colored hardware Petri net (HCHPN), which accurately captures the spatial and temporal correlations in modeling switching activity. The logic circuit is first modeled as a gate signal graph (GSG) which is then converted into the corresponding HCHPN and simulated as a Petri net to obtain the switching activity estimates and the power values. The proposed method is accurate and fast compared to other simulative methods. Experimental results are provided for ISCAS '85 and ISCAS '89 benchmark circuits and compared with the commercial tools, PowerMill, and Prime Power.
机译:切换活动估计是栅极电平的VLSI电路平均功率估计的重要步骤。在本文中,考虑到栅极和互连延迟,我们提出了一种基于Petri净电路的Petri净建模的新方法,以及CMOS电路的功率估计。我们提出了一种新型的Petri网,称为分层彩色硬件Petri网(HCHPN),它可以精确地捕获建模开关活动中的空间和时间相关性。逻辑电路首先被建模为栅极信号图(GSG),然后将其转换成对应的HCHPN并模拟作为Petri网以获得切换活动估计和功率值。与其他模拟方法相比,该方法准确且快速。为ISCAS'85和ISCAS'89基准电路提供了实验结果,并与商业工具,Powermill和Prime Power相比。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号