首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Petri net modeling of gate and interconnect delays for power estimation
【24h】

Petri net modeling of gate and interconnect delays for power estimation

机译:用于功率估算的栅极和互连延迟的Petri网建模

获取原文
获取原文并翻译 | 示例

摘要

Switching activity estimation is an important step in average power estimation of VLSI circuits at the gate level. In this paper, we present a novel approach based on Petri net modeling for real delay switching activity and power estimation of CMOS circuits, considering both gate and interconnect delays. We propose a new type of Petri net called hierarchical colored hardware Petri net (HCHPN), which accurately captures the spatial and temporal correlations in modeling switching activity. The logic circuit is first modeled as a gate signal graph (GSG) which is then converted into the corresponding HCHPN and simulated as a Petri net to obtain the switching activity estimates and the power values. The proposed method is accurate and fast compared to other simulative methods. Experimental results are provided for ISCAS '85 and ISCAS '89 benchmark circuits and compared with the commercial tools, PowerMill, and Prime Power.
机译:开关活动估计是栅极级VLSI电路平均功率估计中的重要步骤。在本文中,我们提出了一种基于Petri网建模的新颖方法,该方法可同时考虑栅极和互连延迟,从而实现CMOS电路的实际延迟切换活动和功率估计。我们提出了一种新型的Petri网,称为分层有色硬件Petri网(HCHPN),它可以准确地在建模交换活动中捕获时空相关性。首先将逻辑电路建模为栅极信号图(GSG),然后将其转换为相应的HCHPN并仿真为Petri网,以获取开关活动估计和功率值。与其他模拟方法相比,该方法准确,快速。提供了针对ISCAS '85和ISCAS '89基准电路的实验结果,并与商用工具PowerMill和Prime Power进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号