首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A CMOS IC for Gb/s Viterbi decoding: system design and VLSI implementation
【24h】

A CMOS IC for Gb/s Viterbi decoding: system design and VLSI implementation

机译:用于Gb / s维特比解码的CMOS IC:系统设计和VLSI实现

获取原文
获取原文并翻译 | 示例

摘要

At present, the Viterbi algorithm (VA) is widely used in communication systems for decoding and equalization. The achievable speed of conventional Viterbi decoders (VD's) is limited by the inherent nonlinear add-compare-select (ACS) recursion. The aim of this paper is to describe system design and VLSI implementation of a complex system of fabricated ASIC's for high speed Viterbi decoding using the "minimized method" (MM) parallelized VA. We particularly emphasize the interaction between system design, architecture and VLSI implementation as well as system partitioning issues and the resulting requirements for the system design flow. Our design objectives were 1) to achieve the same decoding performance as a conventional VD using the parallelized algorithm, 2) to achieve a speed of more than 1 Gb/s, and 3) to realize a system for this task using a single cascadable ASIC. With a minimum system configuration of four identical ASIC's produced by using 1.0 /spl mu/ CMOS technology, the design objective of a decoding speed of 1.2 Gb/s is achieved. This means, compared to previous implementations of Viterbi decoders, the speed is increased by an order of magnitude.
机译:当前,维特比算法(VA)被广泛用于通信系统中以进行解码和均衡。常规的维特比解码器(VD)的可实现速度受到固有的非线性加法比较选择(ACS)递归的限制。本文的目的是描述使用“最小化方法”(MM)并行VA进行高速Viterbi解码的ASIC复杂系统的系统设计和VLSI实现。我们特别强调系统设计,体系结构和VLSI实施之间的交互,以及系统分区问题以及对系统设计流程的最终要求。我们的设计目标是:1)使用并行化算法实现与常规VD相同的解码性能; 2)实现超过1 Gb / s的速度; 3)使用单个可级联ASIC实现用于此任务的系统。通过使用1.0 / spl mu / CMOS技术生产的四个相同ASIC的最小系统配置,可以实现1.2 Gb / s解码速度的设计目标。这意味着,与以前的维特比解码器实现相比,速度提高了一个数量级。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号