【24h】

A rated-clock test method for path delay faults

机译:路径延迟故障的额定时钟测试方法

获取原文
获取原文并翻译 | 示例

摘要

Current test generation algorithms for path delay faults assume a variable-clock methodology for test application. Two-vector test sequences assume that the combinational logic reaches a steady state following the first vector before the second vector is applied. While such tests may be acceptable for combinational circuits, their use for nonscan sequential circuit testing is impractical. A rated-clock path delay simulator shows a large drop in coverage for vectors obtained from existing test generators that assume a variable clock. A new test generation algorithm provides valid tests for uniform rated-clock test application. In this algorithm, signals are represented for three-vector sequences. The test generation procedure activates a target path from input to output using the three-vector algebra. For an effective backward justification, we derive an optimal 41-valued algebra. This is the first time, rated-clock tests for large circuits are obtained. Results for ISCAS-89 benchmarks show that rated-clock tests cover some longest, or close to longest, paths.
机译:当前用于路径延迟故障的测试生成算法采用可变时钟方法进行测试应用。两向量测试序列假定在应用第二向量之前,组合逻辑在第一向量之后达到稳态。尽管这种测试对于组合电路是可以接受的,但将其用于非扫描顺序电路测试却是不切实际的。额定时钟路径延迟模拟器显示从现有的假设时钟可变的测试生成器获得的矢量的覆盖范围大大降低。一种新的测试生成算法为统一的额定时钟测试应用程序提供了有效的测试。在该算法中,代表三个向量序列的信号。测试生成过程使用三向量代数激活从输入到输出的目标路径。为了获得有效的后向对正,我们推导了一个最佳的41值代数。这是第一次获得大型电路的额定时钟测试。 ISCAS-89基准测试的结果表明,额定时钟测试涵盖了某些最长或接近最长的路径。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号