首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Statistical analysis of timing rules for high-speed synchronous VLSI systems
【24h】

Statistical analysis of timing rules for high-speed synchronous VLSI systems

机译:高速同步VLSI系统时序规则的统计分析

获取原文
获取原文并翻译 | 示例

摘要

Timing skew has been the major limitation for high-speed synchronous operation of a VLSI system. In this paper, a statistical timing model that accounts for both static and random timing skew is proposed. Based on this model, we analyze the timing rules of a synchronous VLSI system consisting of multiple pipelined stages, establish the yield of the system as a function of its device characteristics, and derive the relationship between the maximum throughput of such a system and its timing skew. The following timing schemes are evaluated: conventional pipelining, in which the transmitter cannot initiate the next cycle until the receiver has received the data and wave pipelining, in which the transmitter initiates the next cycle as soon as the current data has been sent out. The results show that the yield of a VLSI system using either of the pipelining schemes exhibits threshold behavior for Gaussian distributed static skew. Furthermore, the system throughput is shown to be very sensitive to the random skew.
机译:时滞一直是VLSI系统高速同步操作的主要限制。本文提出了一种统计时序模型,该模型同时考虑了静态和随机时序偏斜。基于此模型,我们分析了由多个流水线级组成的同步VLSI系统的时序规则,根据系统的设备特性确定系统的产量,并推导了此类系统的最大吞吐量与其时序之间的关系。歪斜。评估了以下时序方案:传统流水线,其中发送器在接收器接收到数据之前无法启动下一个周期;以及波形流水线,其中在发送当前数据后,发送器即启动下一个周期。结果表明,使用其中一种流水线方案的VLSI系统的成品率都表现出针对高斯分布静态偏斜的阈值行为。此外,系统吞吐量显示出对随机偏斜非常敏感。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号