首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >An efficient VLSI architecture for 2-D wavelet image coding with novel image scan
【24h】

An efficient VLSI architecture for 2-D wavelet image coding with novel image scan

机译:一种高效的VLSI架构,用于新型图像扫描的二维小波图像编码

获取原文
获取原文并翻译 | 示例

摘要

A folded very large scale integration (VLSI) architecture is presented for the implementation of the two-dimensional discrete wavelet transform, without constraints on the choice of the wavelet-filter bank. The proposed architecture is dedicated to flexible block-oriented image processing, such as adaptive vector quantization used in wavelet image coding. We show that reading the image along a two-dimensional (2-D) pseudo-fractal scan creates a very modular and regular data flow and, therefore, considerably reduces the folding complexity and memory requirements for VLSI implementation. This leads to significant area savings for on-chip storage (up to a factor of two) and reduces the power consumption. Furthermore, data scheduling and memory management remain very simple. The end result is an efficient VLSI implementation with a reduced area cost compared to the conventional approaches, reading the input data line by line.
机译:提出了一种折叠式超大规模集成(VLSI)体系结构,用于二维离散小波变换的实现,而对小波滤波器组的选择没有限制。所提出的架构专用于面向块的灵活图像处理,例如在小波图像编码中使用的自适应矢量量化。我们表明,沿着二维(2-D)伪分形扫描读取图像会创建非常模块化且规则的数据流,因此,大大降低了折叠复杂性和VLSI实现的内存要求。这可以节省大量的片上存储空间(最多两倍),并降低了功耗。此外,数据调度和内存管理仍然非常简单。最终结果是一种高效的VLSI实现,与传统方法相比,它逐行读取输入数据,从而降低了面积成本。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号