首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Heterogeneous architecture models for interconnect-motivated system design
【24h】

Heterogeneous architecture models for interconnect-motivated system design

机译:用于互连驱动系统设计的异构体系结构模型

获取原文
获取原文并翻译 | 示例

摘要

On-chip interconnect demand is becoming the dominant factor in modern processor performance and must be estimated early in the design process. This paper presents a set of heterogeneous architectural models that combines architecture description and Rent's rule-based wiring models. These architecture models allow flexible heterogeneous system specifications, enabling investigations of prospective designs in different technology scenarios. Comparisons against actual data demonstrate the models' effectiveness for architecture explorations with highly accurate estimations of local and global wiring demand, as well as chip area and cycle time. Simulation of two candidate system designs reveal trends in interconnect delay with increasing architectural complexity, and confirm the need for high computational locality and short global wires for future architectures.
机译:片上互连需求正在成为现代处理器性能的主要因素,必须在设计过程的早期进行估算。本文提出了一组异构体系结构模型,这些模型将体系结构描述和Rent的基于规则的布线模型结合在一起。这些体系结构模型允许灵活的异构系统规范,从而能够研究不同技术场景中的预期设计。与实际数据的比较表明,该模型具有对本地和全局布线需求以及芯片面积和周期时间的高度精确估计,可有效地用于架构探索。对两个候选系统设计的仿真揭示了随着架构复杂度的增加,互连延迟的趋势,并确认了未来架构需要较高的计算局部性和较短的全局布线。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号