首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Low-power design of decimation filters for a digital IF receiver
【24h】

Low-power design of decimation filters for a digital IF receiver

机译:用于数字中频接收机的抽取滤波器的低功耗设计

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents low-power design techniques at the architectural level for design of decimation filters in a digital IF receiver for wide-area wireless data networks. A multimode decimation filter design implementing both Mobitex and Ardis networks is described. The power is reduced by a factor of 1422 and the area reduced by a factor of 7.85 compared to an optimized single-mode two-stage design. A new multistage decimation filter design tool is also presented, which compares alternative architectures on figures of merit which the low-power designer can map into technology-dependent area and power costs.
机译:本文在体系结构级别上介绍了用于广域无线数据网络的数字IF接收机中抽取滤波器设计的低功耗设计技术。描述了同时实现Mobitex和Ardis网络的多模抽取滤波器设计。与优化的单模两级设计相比,功耗降低了1422倍,面积降低了7.85倍。还提出了一种新的多级抽取滤波器设计工具,该工具在品质因数上比较了可供选择的架构,低功耗设计人员可以将其映射到与技术有关的面积和功耗上。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号