首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Overview of a compiler for synthesizing MATLAB programs onto FPGAs
【24h】

Overview of a compiler for synthesizing MATLAB programs onto FPGAs

机译:用于将MATLAB程序合成到FPGA的编译器概述

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a behavioral synthesis tool called AccelFPGA which reads in high-level descriptions of digital signal processing (DSP) applications written in MATLAB, and automatically generates synthesizable register transfer level (RTL) models and simulation testbenches in VHDL or Verilog. The RTL models can be synthesized using commercial logic synthesis tools and place and route tools onto field-programmable gate arrays (FPGAs). This paper describes how powerful directives are used to provide high-level architectural tradeoffs for the DSP designer. Experimental results are reported on a set of eight MATLAB benchmarks that are mapped onto the Xilinx Virtex II and Altera Stratix FPGAs.
机译:本文介绍了一种称为AccelFPGA的行为综合工具,该工具可读取用MATLAB编写的数字信号处理(DSP)应用程序的高级描述,并自动在VHDL或Verilog中生成可综合的寄存器传输级(RTL)模型和模拟测试平台。可以使用商业逻辑综合工具将RTL模型进行综合,并将工具放置和布线到现场可编程门阵列(FPGA)上。本文介绍了如何使用功能强大的指令为DSP设计人员提供高级架构折衷。在一组八个MATLAB基准上报告了实验结果,这些基准已映射到Xilinx Virtex II和Altera Stratix FPGA上。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号