首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A novel high-speed sense-amplifier-based flip-flop
【24h】

A novel high-speed sense-amplifier-based flip-flop

机译:一种新颖的基于高速感测放大器的触发器

获取原文
获取原文并翻译 | 示例

摘要

A new sense-amplifier-based flip-flop is presented. The output latch of the proposed circuit can be considered as an hybrid solution between the standard NAND-based set/reset latch and the NC-/sup 2/MOS approach. The proposed flip-flop provides ratioless design, reduced short-circuit power dissipation, and glitch-free operation. The simulation results, obtained for a 0.25-/spl mu/m technology, show improvements in the clock-to-output delay and the power dissipation with respect to the recently proposed high-speed flip-flops. The new circuit has been successfully employed in a high-speed direct digital frequency synthesizer chip, highlighting the effectiveness of the proposed flip-flop in high-speed standard cell-based applications.
机译:提出了一种新的基于感测放大器的触发器。所提出的电路的输出锁存器可以被视为标准的基于NAND的设置/重置锁存器和NC- / sup 2 / MOS方法之间的混合解决方案。拟议的触发器提供无比例设计,减少的短路功耗和无故障操作。针对0.25- / spl mu / m技术获得的仿真结果表明,相对于最近提出的高速触发器,时钟到输出的延迟和功耗得到了改善。该新电路已成功应用于高速直接数字频率合成器芯片中,突出了所提出的触发器在基于高速标准单元的应用中的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号