首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Design and analysis of spatial encoding circuits for peak power reduction in on-chip buses
【24h】

Design and analysis of spatial encoding circuits for peak power reduction in on-chip buses

机译:用于降低片上总线峰值功率的空间编码电路的设计和分析

获取原文
获取原文并翻译 | 示例

摘要

We propose various low-latency spatial encoder circuits based on bus-invert coding for reducing peak energy and current in on-chip buses with minimum penalty on total latency. The encoders are implemented in dual-rail domino logic with interfaces for static inputs and static buses. A spatial and temporally encoded dynamic bus technique is also proposed for higher performance targets. Comparisons to standard on-chip buses of various lengths with optimal repeater configurations at the 130-nm node show the energy-delay and peak current-delay design space in which the different encoder circuits are beneficial. A 9-mm spatially encoded static bus exhibits peak energy gains beyond that achievable through repeater optimization for a single-cycle operation at 1 GHz, with delay and energy overhead of the encoding included. For throughput-constrained buses, the spatially encoded static bus can provide up to 31% reduction in peak energy, while the spatially and temporally encoded dynamic bus yields peak current reductions of more than 50% for all bus lengths. The encoder circuits show good scaling properties since the performance penalty from encoding decreases with scaled interconnects.
机译:我们提出了各种基于总线反相编码的低延迟空间编码器电路,以减少片上总线中的峰值能量和电流,同时对总延迟的影响最小。编码器以双轨多米诺骨牌逻辑实现,带有用于静态输入和静态总线的接口。还提出了一种针对更高性能目标的时空编码动态总线技术。与130nm节点处具有最佳中继器配置的各种长度的标准片上总线的比较显示出能量延迟和峰值电流延迟设计空间,其中不同的编码器电路是有益的。 9毫米空间编码的静态总线展现出的峰值能量增益超出了通过对1 GHz的单周期操作进行转发器优化获得的峰值能量增益,其中包括了编码的延迟和能量开销。对于吞吐量受限制的总线,空间编码的静态总线可将峰值能量降低多达31%,而空间和时间编码的动态总线可将所有总线长度的峰值电流降低超过50%。编码器电路显示出良好的缩放特性,因为随着缩放的互连,编码的性能损失降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号