首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A Case Study: Power and Performance Improvement of a Chip Multiprocessor for Transaction Processing
【24h】

A Case Study: Power and Performance Improvement of a Chip Multiprocessor for Transaction Processing

机译:案例研究:用于事务处理的芯片多处理器的功率和性能改进

获取原文
获取原文并翻译 | 示例

摘要

Current high-end microprocessor designs focus on increasing instruction parallelism and clock frequency at the expense of power dissipation. This paper presents a case study of a different direction, a chip multiprocessor (CMP) with a smaller processor core than a baseline high-end 130-nm 64-bit SPARC server uniprocessor. We demonstrate that the size of the baseline processor core can be reduced by 2/3 using a combination of logical resource reduction and dense custom macros while still delivering about 70% of the TPC-C performance. Circuit speed is traded for power reduction by reducing the power supply from 1.0 to 0.8 V and increasing transistor channel lengths by 12.5% above the minimum. The resulting CMP with six reduced size cores and 4-MB L2 cache is estimated to run at 1.8 GHz while consuming less than 30% of the power compared to the scaled baseline dual-core processor running at 2.4 GHz. The proposed CMP is more than four times higher in TPC/W than the dual-core processor, facilitating the design of high-density servers.
机译:当前的高端微处理器设计专注于提高指令并行度和时钟频率,但以功耗为代价。本文提供了一个不同方向的案例研究,即具有比基线高端130nm 64位SPARC服务器单处理器小的处理器内核的芯片多处理器(CMP)。我们证明,结合使用逻辑资源减少和密集的自定义宏,可以将基线处理器内核的大小减少2/3,同时仍可提供约70%的TPC-C性能。通过将电源电压从1.0 V降低到0.8 V,并使晶体管的沟道长度比最小值增加12.5%,可以将电路速度用于降低功耗。最终的CMP具有六个尺寸减小的内核和4-MB L2高速缓存,估计运行在1.8 GHz上,而与运行在2.4 GHz的可扩展基准双核处理器相比,其功耗不到30%。拟议的CMP在TPC / W方面比双核处理器高四倍以上,从而简化了高密度服务器的设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号