首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Optimization of throughput performance for low-power VLSI interconnects
【24h】

Optimization of throughput performance for low-power VLSI interconnects

机译:优化低功耗VLSI互连的吞吐量性能

获取原文
获取原文并翻译 | 示例

摘要

The technique of optimal voltage scaling and repeater insertion is analyzed in this paper to reduce power dissipation on global interconnects. An analytical model for the maximum bit-rate of a very large scale integration interconnect with repeaters has been derived and results are compared with HSPICE simulations. The analytical model is also used to study the effects of interconnect length and scaling on throughput. The throughput-per-bit-energy is analyzed to determine an optimum combination of supply voltage and repeaters for a low-power global interconnect with 250 nm /spl times/ 250 nm cross-sectional dimensions implemented with the 180 nm micro-optical silicon system technology node. It is shown that the optimal supply voltage is approximately equal to twice the threshold voltage. A case study illustrates that a combination of 1 V supply along with one repeater per millimeter increases the throughput-per-bit-energy to over three times that of a latency-centric interconnect of 2 V, which results in a 70% reduction in power dissipation without any loss of throughput performance.
机译:本文分析了最佳电压缩放和中继器插入技术,以减少全局互连上的功耗。推导了具有中继器的超大规模集成互连的最大比特率的分析模型,并将结果与​​HSPICE仿真进行了比较。分析模型还用于研究互连长度和缩放比例对吞吐量的影响。对每位能量的吞吐量进行分析,以确定电源电压和中继器的最佳组合,以实现180 nm微光学硅系统实现的250 nm / spl times / 250 nm横截面尺寸的低功耗全局互连技术节点。结果表明,最佳电源电压大约等于阈值电压的两倍。案例研究表明,每毫米1V电源和一个中继器的组合将每位能量的吞吐量提高到2V的以延迟为中心的互连的三倍以上,这导致功耗降低了70%耗散而不会损失任何吞吐量性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号