...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Layout-driven architecture synthesis for high-speed digital filters
【24h】

Layout-driven architecture synthesis for high-speed digital filters

机译:高速数字滤波器的布局驱动架构综合

获取原文
获取原文并翻译 | 示例

摘要

We propose a floorplan-aware complexity reduction methodology for digital filters. Conventional methodologies for complexity reduction use logic-centric approaches focusing on the total number of adders. Therefore, there is a need to consider interconnects to reduce communication costs while synthesizing reduced-complexity filters. In this paper, we integrate high-level synthesis and floorplan to obtain improvement in both computational complexity and interconnect delay. In our experiments, we could achieve 15% improvement in critical-path delay over conventional methodologies.
机译:我们提出了一种用于数字滤波器的可简化平面图的复杂度降低方法。降低复杂性的常规方法使用以逻辑为中心的方法,重点是加法器的总数。因此,需要考虑互连以减少通信成本,同时合成降低复杂性的滤波器。在本文中,我们集成了高级综合功能和布局图,以提高计算复杂度和互连延迟。在我们的实验中,与传统方法相比,我们可以将关键路径延迟提高15%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号