首页> 外文期刊>IEEE Transactions on Signal Processing >VLSI architectures for high-speed and flexible two-dimensional digital filters
【24h】

VLSI architectures for high-speed and flexible two-dimensional digital filters

机译:用于高速和灵活的二维数字滤波器的VLSI架构

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

Flexible VLSI architectures for high-speed 2-D finite-impulse-response (FIR) and infinite-impulse-response (IIR) digital filters are described. Cyclical parallel processing structures for 2-D FIR and IIR digital filtering are derived from the employment of storage elements. The hardware architectures that realize the parallel processing structures are developed. The resulting architectures, which are mainly constructed of three types of standard cells, exhibit a high degree of modularity and regularity, and thus a high suitability for VLSI implementation. The architectures can process 2-D data arrays of arbitrary dimensions in real time or near real time and have higher hardware efficiency and lower implementation cost than the direct-form realization.
机译:描述了用于高速2D有限冲激响应(FIR)和无限冲激响应(IIR)数字滤波器的灵活VLSI架构。二维并行FIR和IIR数字滤波的并行处理结构是从存储元件的使用中得出的。开发了实现并行处理结构的硬件体系结构。最终的架构主要由三种类型的标准单元构成,具有高度的模块化和规范性,因此非常适合VLSI实现。与直接形式的实现相比,这些体系结构可以实时或接近实时地处理任意维的二维数据阵列,并且具有更高的硬件效率和更低的实现成本。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号