首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Techniques for Leakage Energy Reduction in Deep Submicrometer Cache Memories
【24h】

Techniques for Leakage Energy Reduction in Deep Submicrometer Cache Memories

机译:深亚微米缓存存储器中减少泄漏能量的技术

获取原文
获取原文并翻译 | 示例

摘要

The techniques known in literature for the design of SRAM structures with low standby leakage typically exploit an additional operation mode, named the sleep mode or the standby mode. In this paper, existing low leakage SRAM structures are analyzed by several SPEC2000 benchmarks. As expected, the examined SRAM architectures have static power consumption lower than the conventional 6-T SRAM cell. However, the additional activities performed to enter and to exit the sleep mode also lead to higher dynamic energy. Our study demonstrates that, due to this, the overall energy consumption achieved by the known low-leakage techniques is greater than the conventional approach. In the second part of this paper, a novel low-leakage SRAM cell is presented. The proposed structure establishes when to enter and to exit the sleep mode, on the basis of the data stored in it, without introducing time and energy penalties with respect to the conventional 6-T cell. The new SRAM structure was realized using the UMC 0.18-mum, 1.8-V, and the ST 90-nm 1-V CMOS technologies. Tests performed with a set of SPEC2000 benchmarks have shown that the proposed approach is actually energy efficient
机译:文献中已知的用于设计具有低待机泄漏的SRAM结构的技术通常采用一种额外的工作模式,称为休眠模式或待机模式。本文通过几个SPEC2000基准分析了现有的低泄漏SRAM结构。不出所料,所检查的SRAM体系结构的静态功耗低于传统的6-T SRAM单元。但是,进入和退出睡眠模式所执行的其他活动也导致更高的动态能量。我们的研究表明,由于这个原因,通过已知的低泄漏技术实现的总能耗要比传统方法更大。在本文的第二部分,介绍了一种新型的低泄漏SRAM单元。所提出的结构基于存储在其中的数据来确定何时进入和退出睡眠模式,而不会对传统的6-T电池造成时间和能量的损失。新的SRAM结构是使用UMC 0.18-m,1.8-V和ST 90-nm 1-V CMOS技术实现的。使用一组SPEC2000基准进行的测试表明,该建议方法实际上是节能的

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号