...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Diagnosing At-Speed Scan BIST Circuits Using a Low Speed and Low Memory Tester
【24h】

Diagnosing At-Speed Scan BIST Circuits Using a Low Speed and Low Memory Tester

机译:使用低速和低内存测试仪诊断全速扫描BIST电路

获取原文
获取原文并翻译 | 示例
           

摘要

Numerous solutions have been proposed to reduce test data volume and test application time during manufacturing testing of digital devices. However, time to market challenge also requires a very efficient debug phase. Error identification in the test responses can become impractically slow in the debug phase due to large debug data, slow tester speed, and limited memory of the tester. In this paper, we investigate the problems and solutions related to using a relatively slow and limited memory tester to observe the at-speed behavior of fast circuits. Our method can identify all errors in at-speed scan BIST environment without any aliasing and using only little extra overhead by way of a multiplexer and masking circuit for diagnosis. Our solution takes into account the relatively slower speed of the tester and the reload time of the expected data to the tester memory due to limited tester memory while reducing the test/debug cost. Experimental results show that the test application time by our method can be reduced by a factor of 10 with very little hardware overhead to achieve such advantage.
机译:已经提出了许多解决方案来减少数字设备的制造测试期间的测试数据量和测试应用时间。但是,上市时间挑战也需要非常高效的调试阶段。由于较大的调试数据,较慢的测试仪速度和有限的测试仪内存,因此在调试阶段,测试响应中的错误识别可能会变得不切实际地变慢。在本文中,我们研究了与使用相对缓慢且有限的内存测试仪观察快速电路的高速行为有关的问题和解决方案。通过多路复用器和掩蔽电路进行诊断,我们的方法可以识别全速BIST环境中的所有错误,而不会出现任何混叠,并且仅使用很少的额外开销。我们的解决方案考虑到测试仪相对较慢的速度以及由于测试仪内存有限而将预期数据重新加载到测试仪内存中的时间,同时降低了测试/调试成本。实验结果表明,通过我们的方法,测试应用程序的时间可以减少10倍,而硬件开销却很少,从而可以实现这种优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号