首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Embedded Test Decompressor to Reduce the Required Channels and Vector Memory of Tester for Complex Processor Circuit
【24h】

Embedded Test Decompressor to Reduce the Required Channels and Vector Memory of Tester for Complex Processor Circuit

机译:嵌入式测试解压器可减少复杂处理器电路所需的测试仪通道和矢量存储器

获取原文
获取原文并翻译 | 示例
           

摘要

An embedded test stimulus decompressor is presented for the test patterns decompression, which can reduce the required channels and vector memory of automatic test equipment (ATE) for complex processor circuit. The proposed decompressor mainly consists of a periodically alterable MUX network which has multiple configurations to decode the input information flexibly and efficiently. In order to reduce the number of test patterns and configurations, a test patterns compaction algorithm, using CI-Graph merging, is proposed. With the proposed periodically alterable MUX network and the patterns compaction algorithm, smaller test data volume and required external pins can be achieved as compared to previous techniques
机译:提出了一种嵌入式测试激励解压器,用于测试模式解压缩,可以减少复杂处理器电路所需的自动测试设备(ATE)的通道和向量存储。提出的解压缩器主要由周期性可变的MUX网络组成,该网络具有多种配置,可以灵活,高效地解码输入信息。为了减少测试模式和配置的数量,提出了一种使用CI-Graph合并的测试模式压缩算法。与以前的技术相比,利用建议的周期性可变MUX网络和模式压缩算法,可以实现较小的测试数据量和所需的外部引脚

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号