首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >STEAC: A Platform for Automatic SOC Test Integration
【24h】

STEAC: A Platform for Automatic SOC Test Integration

机译:STEAC:自动进行SOC测试集成的平台

获取原文
获取原文并翻译 | 示例

摘要

The lack of electronic design automation tools for system-on-chip (SOC) test integration increases SOC development time and cost, so SOC test integration tools are important in the success of promoting SOC. We have stressed practical SOC test integration issues, including real problems found in test scheduling, test input/output (I/O) reduction, timing of functional test, scan I/O sharing, etc. In this paper, we further consider the requirement of integrating at-speed testing of embedded cores—to detect timing-related defects, our test architecture is equipped with at-speed test capability. Test scheduling is done based on our test architecture and test access mechanism, considering I/O resource constraints. Detailed scheduling further reduces the overall test time of the system chip. All these techniques are integrated into an automatic flow to facilitate SOC test integration. The test integration platform has been applied to both academic and industrial SOC cases. The chips have been designed and fabricated. The measurement results justify the approach—simple and efficient, i.e., short test integration cost, short test time, and small hardware and pin overhead.
机译:缺少用于片上系统(SOC)测试集成的电子设计自动化工具会增加SOC的开发时间和成本,因此SOC测试集成工具对于成功推广SOC至关重要。我们已经强调了实际的SOC测试集成问题,包括在测试计划,测试输入/输出(I / O)减少,功能测试的时间安排,扫描I / O共享等方面发现的实际问题。在本文中,我们进一步考虑了要求为了集成嵌入式内核的快速测试—为了检测与时序相关的缺陷,我们的测试体系结构配备了快速测试功能。考虑我们的I / O资源约束,基于我们的测试体系结构和测试访问机制来完成测试计划。详细的调度进一步减少了系统芯片的总体测试时间。所有这些技术都集成到自动流程中,以促进SOC测试集成。该测试集成平台已应用于学术和行业SOC案例。这些芯片已经过设计和制造。测量结果证明了这种方法的合理性-简单高效,即测试集成成本短,测试时间短,硬件和引脚开销小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号