首页> 外国专利> At-speed ATPG testing and apparatus for SoC designs having multiple clock domain using a VLCT test platform

At-speed ATPG testing and apparatus for SoC designs having multiple clock domain using a VLCT test platform

机译:使用VLCT测试平台的具有多个时钟域的SoC设计的高速ATPG测试和装置

摘要

A scan test circuitry design imbedded on an SoC having the scan architecture of a VLCT platform is disclosed herein. This BIST circuitry design that is not limited in the number of scan test ports supported includes at least one scan chain group having a corresponding clock domain that couples to receive test stimulus data. Each scan chain group has a corresponding test mode signal to shift the test stimulus data at a shift clock rate derived from its corresponding clock domain. A controlling demultiplexer connects to each multiplexer unit within each scan chain group to provide control signals for shifting in the test stimulus. A clock control mechanism provides a control signal for each scan chain to shift test stimulus and capture resultant data. Furthermore, when a simultaneous test mode signal is enabled, the clock control mechanism couples to each scan chain to enable simultaneous capture of each scan chain group.
机译:本文公开了嵌入在具有VLCT平台的扫描架构的SoC上的扫描测试电路设计。该BIST电路设计不受支持的扫描测试端口数量的限制,包括至少一个扫描链组,该扫描链组具有相应的时钟域,该时钟域耦合以接收测试激励数据。每个扫描链组都有一个相应的测试模式信号,以从其相应的时钟域得出的移位时钟速率对测试激励数据进行移位。控制解复用器连接到每个扫描链组内的每个复用器单元,以提供用于移入测试激励的控制信号。时钟控制机制为每个扫描链提供控制信号,以改变测试刺激并捕获结果数据。此外,当同时测试模式信号被使能时,时钟控制机制耦合到每个扫描链以实现对每个扫描链组的同时捕获。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号