首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Testable Designs of Multiple Precharged Domino Circuits
【24h】

Testable Designs of Multiple Precharged Domino Circuits

机译:多个预充电多米诺骨牌电路的可测试设计

获取原文
获取原文并翻译 | 示例

摘要

Domino CMOS circuits are an option for speeding up critical units. An inherent problem of Domino logic is that under specific input conditions the charge redistribution between parasitic capacitances at internal nodes of a circuit can violate the noise margins and cause erroneous responses at the output. The dominant solution to this problem is the multiple precharging of the gate''s internal nodes. However, the added precharge transistors are not testable for stuck-open faults. Undetectable stuck-open faults at these transistors may cause noise margins reduction and consequently may affect the reliability of the circuit since its operation in the field will be sensitive to environmental factors such as noise. In this paper, we propose new multiple precharging design schemes that enhance Domino circuits'' testability with respect to transistor stuck-open and stuck-on faults
机译:Domino CMOS电路是加快关键单元速度的一种选择。 Domino逻辑的一个固有问题是,在特定的输入条件下,电路内部节点处的寄生电容之间的电荷重新分布会违反噪声容限,并在输出端引起错误的响应。解决该问题的主要方法是对栅极内部节点进行多次预充电。但是,添加的预充电晶体管无法测试是否存在开路故障。这些晶体管上无法检测到的开路故障可能会导致噪声容限降低,并因此可能会影响电路的可靠性,因为其在现场的操作将对诸如噪声之类的环境因素敏感。在本文中,我们提出了新的多种预充电设计方案,这些方案可以增强Domino电路针对晶体管卡死和卡死故障的可测试性

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号