...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Testing for multiple faults in domino-CMOS logic circuits
【24h】

Testing for multiple faults in domino-CMOS logic circuits

机译:测试Domino-CMOS逻辑电路中的多个故障

获取原文
获取原文并翻译 | 示例
           

摘要

The problem of multiple faults detection in domino-CMOS logic circuits is considered. The multiple faults can be of the stuck-open and stuck-on types. It is shown that a multiple fault in the domino-CMOS circuit can be mapped to a multiple stuck-at fault in its gate-level model. A method is given to initialize the domino-CMOS circuit and apply a multiple stuck-at fault test set based on the gate-level model of the circuit. This results in the detection of all multiple faults having detectable consistent faults. The problem of test set invalidation due to arbitrary signal delays is easily taken care of in domino-CMOS circuits, making such an implementation of a function even more attractive than a fully complementary CMOS implementation, from the testability point of view.
机译:考虑了多米诺CMOS逻辑电路中的多故障检测问题。多个故障可以是卡死和卡死类型。结果表明,多米诺CMOS电路中的多重故障可以映射到其门级模型中的多重固定故障。给出了一种方法,用于初始化多米诺CMOS电路,并基于该电路的门级模型应用多重固定故障测试集。这导致对具有可检测的一致故障的所有多个故障的检测。在多米诺CMOS电路中,很容易解决由于任意信号延迟而导致的测试集无效的问题,从可测试性的角度来看,这种功能的实现比完全互补的CMOS实现更具吸引力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号