首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Efficient Distributed On-Chip Decoupling Capacitors for Nanoscale ICs
【24h】

Efficient Distributed On-Chip Decoupling Capacitors for Nanoscale ICs

机译:用于纳米级IC的高效分布式片上去耦电容器

获取原文
获取原文并翻译 | 示例

摘要

A distributed on-chip decoupling capacitor network is proposed in this paper. A system of distributed on-chip decoupling capacitors is shown to provide an efficient solution for providing the required on-chip decoupling capacitance under existing technology constraints. In a system of distributed on-chip decoupling capacitors, each capacitor is sized based on the parasitic impedance of the power distribution grid. Various tradeoffs in a system of distributed on-chip decoupling capacitors are also discussed. Related simulation results for typical values of on-chip parasitic resistance are also presented. The worst case error is 0.003% as compared to SPICE.
机译:本文提出了一种分布式片上去耦电容器网络。示出了分布式片上去耦电容器系统,该系统提供了一种有效的解决方案,用于在现有技术约束下提供所需的片上去耦电容。在分布式片上去耦电容器系统中,每个电容器都基于配电网的寄生阻抗确定大小。还讨论了分布式片上去耦电容器系统中的各种折衷方案。还给出了典型的片上寄生电阻值的相关仿真结果。与SPICE相比,最差情况的误差为0.003%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号