【24h】

Bridge Floating-Point Fused Multiply-Add Design

机译:桥浮点融合乘加设计

获取原文
获取原文并翻译 | 示例

摘要

A new floating-point fused multiply-add (FMA) design for the execution of (A times B) + C as a single instruction is presented. The bridge fused multiply-add unit is a design intended to add FMA functionality to existing floating-point coprocessor units by including specialized hardware that reuses floating-point adder and floating-point multiplier components. The bridge unit adds this functionality without requiring an overhaul of coprocessor control units and without degrading the performance or parallel execution of addition and multiplication single instructions. To evaluate the performance, area, and power costs of adding a bridge FMA unit to common floating-point execution blocks, several circuits including a double-precision floating-point adder, floating-point multiplier, classic FMA, and a bridge FMA unit have been designed and implemented with AMD 65-nm silicon-on-insulator technology to provide a realistic and fair analysis of the presented FMA hardware tradeoffs.
机译:提出了一种新的浮点融合乘法加法(FMA)设计,用于将(A×B)+ C作为单条指令执行。桥接融合乘法加法单元的设计旨在通过包括重复使用浮点加法器和浮点乘法器组件的专用硬件,将FMA功能添加到现有的浮点协处理器单元中。桥接单元添加了此功能,而无需大修协处理器控制单元,也不会降低性能或并行执行加法和乘法单指令。为了评估将桥式FMA单元添加到常见浮点执行模块的性能,面积和功耗,包括双精度浮点加法器,浮点乘法器,经典FMA和桥式FMA单元在内的若干电路具有采用AMD 65纳米绝缘体上硅技术设计和实施,可以对提出的FMA硬件折衷方案进行现实,公正的分析。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号