首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Self-Timed Regenerators for High-Speed and Low-Power On-Chip Global Interconnect
【24h】

Self-Timed Regenerators for High-Speed and Low-Power On-Chip Global Interconnect

机译:用于高速和低功耗片上全局互连的自定时再生器

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we propose a new circuit technique called self-timed regenerator (STR) to improve both speed and power for on-chip global interconnects. The proposed circuits are placed along global wires to compensate the loss in resistive wires and to amplify the effect of wire inductance in the wires to enable transmission line like behavior. For different wire widths, the number of STR and sizing of the transistors are optimized to accelerate the signal propagation while consuming minimum power. In 90-nm CMOS technology, STR design achieved a delay improvement of 14% over the conventional repeater design. Furthermore, 20% power reduction is achieved for iso-delay, and 8% delay improvement for iso-power compared with the repeater design. The proposed technique has also been applied to a clock distribution network, reducing clock power by 26%.
机译:在本文中,我们提出了一种称为自定时再生器(STR)的新电路技术,以提高片上全局互连的速度和功耗。所提出的电路沿着全局导线放置,以补偿电阻导线的损耗,并放大导线中导线电感的影响,以实现类似传输线的行为。对于不同的线宽,对STR的数量和晶体管的尺寸进行了优化,以加速信号传播,同时消耗最小的功率。在90纳米CMOS技术中,STR设计的延迟比传统的中继器设计提高了14%。此外,与中继器设计相比,等延迟可将功耗降低20%,等功率可将延迟降低8%。所提出的技术也已应用于时钟分配网络,将时钟功率降低了26%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号