首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Modeling of On-Chip Bus Switching Current and Its Impact on Noise in Power Supply Grid
【24h】

Modeling of On-Chip Bus Switching Current and Its Impact on Noise in Power Supply Grid

机译:片上总线开关电流建模及其对供电网噪声的影响

获取原文
获取原文并翻译 | 示例

摘要

In this paper, an analytical model for the current draw of an on-chip bus is presented. The model is combined with an on-chip power supply grid model in order to analyze noise caused by switching buses in a power supply grid. The bus is modeled as distributed resistance–inductance–capacitance (RLC) lines that are capacitively and inductively coupled to each other. Different switching patterns and driver skewing times are also included in the model. The power supply grid is modeled as a network of RLC segments. The model is verified by comparing it to HSPICE. The error was below 8%. The model is applied to determine the influence of driver skewing times on maximum power supply noise.
机译:在本文中,提出了一种用于片上总线电流消耗的分析模型。该模型与片上电源网格模型结合在一起,以分析由电源网格中的切换总线引起的噪声。总线被建模为电容性和电感性耦合的分布式电阻-电感-电容(RLC)线路。该模型还包括不同的开关模式和驱动器偏斜时间。电源网格被建模为RLC网段的网络。通过与HSPICE进行比较来验证该模型。误差低于8%。该模型用于确定驾驶员偏斜时间对最大电源噪声的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号