首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Ultra Low-Power Clocking Scheme Using Energy Recovery and Clock Gating
【24h】

Ultra Low-Power Clocking Scheme Using Energy Recovery and Clock Gating

机译:利用能量恢复和时钟门控的超低功耗时钟方案

获取原文
获取原文并翻译 | 示例

摘要

A significant fraction of the total power in highly synchronous systems is dissipated over clock networks. Hence, low-power clocking schemes are promising approaches for low-power design. We propose four novel energy recovery clocked flip-flops that enable energy recovery from the clock network, resulting in significant energy savings. The proposed flip-flops operate with a single-phase sinusoidal clock, which can be generated with high efficiency. In the TSMC 0.25-$mu$m CMOS technology, we implemented 1024 proposed energy recovery clocked flip-flops through an H-tree clock network driven by a resonant clock-generator to generate a sinusoidal clock. Simulation results show a power reduction of 90% on the clock-tree and total power savings of up to 83% as compared to the same implementation using the conventional square-wave clocking scheme and flip-flops. Using a sinusoidal clock signal for energy recovery prevents application of existing clock gating solutions. In this paper, we also propose clock gating solutions for energy recovery clocking. Applying our clock gating to the energy recovery clocked flip-flops reduces their power by more than 1000 $times$ in the idle mode with negligible power and delay overhead in the active mode. Finally, a test chip containing two pipelined multipliers one designed with conventional square wave clocked flip-flops and the other one with the proposed energy recovery clocked flip-flops is fabricated and measured. Based on measurement results, the energy recovery clocking scheme and flip-flops show a power reduction of 71% on the clock-tree and 39% on flip-flops, resulting in an overall power savings of 25% for the multiplier chip.
机译:在高度同步的系统中,总功率的很大一部分是通过时钟网络消耗的。因此,低功耗时钟方案是用于低功耗设计的有前途的方法。我们提出了四个新颖的​​能量恢复时钟触发器,它们能够从时钟网络中恢复能量,从而显着节省了能量。所提出的触发器以单相正弦时钟工作,可以高效产生。在台积电0.25-μmCMOS技术中,我们通过由谐振时钟发生器驱动的H树时钟网络实现了1024个建议的能量恢复时钟触发器,以产生正弦时钟。仿真结果表明,与使用传统方波时钟方案和触发器的相同实施方案相比,时钟树上的功耗降低了90%,总功耗节省了83%。使用正弦时钟信号进行能量回收会阻止应用现有的时钟门控解决方案。在本文中,我们还提出了用于能量恢复时钟的时钟门控解决方案。将时钟门控应用于能量恢复时钟触发器在空闲模式下将其功率降低了1000倍以上,而在活动模式下的功率和延迟开销却微不足道。最后,制造并测量了一个包含两个流水线乘法器的测试芯片,一个是用常规方波时钟触发器设计的,另一个是用建议的能量回收时钟触发器设计的。根据测量结果,能量恢复时钟方案和触发器在时钟树上的功耗降低了71%,在触发器上的功耗降低了39%,从而使乘法器芯片总体节省了25%的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号