首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >An Energy Efficient Layered Decoding Architecture for LDPC Decoder
【24h】

An Energy Efficient Layered Decoding Architecture for LDPC Decoder

机译:LDPC解码器的节能分层解码架构

获取原文
获取原文并翻译 | 示例

摘要

Low-density parity-check (LDPC) decoder requires large amount of memory access which leads to high energy consumption. To reduce the energy consumption of the LDPC decoder, memory-bypassing scheme has been proposed for the layered decoding architecture which reduces the amount of access to the memory storing the soft posterior reliability values. In this work, we present a scheme that achieves the optimal reduction of memory access for the memory bypassing scheme. The amount of achievable memory bypassing depends on the decoding order of the layers. We formulate the problem of finding the optimal decoding order and propose algorithm to obtain the optimal solution. We also present the corresponding architecture which combines some of memory components and results in reduction of memory area. The proposed decoder was implemented in TSMC 0.18 $mu{hbox {m}}$ CMOS process. Experimental results show that for a LDPC decoder targeting IEEE 802.11n specification, the amount of memory access values can be reduced by 12.9–19.3% compared with the state-of-the-art design. At the same time, 95.6%–100% hardware utilization rate is achieved.
机译:低密度奇偶校验(LDPC)解码器需要大量的存储器访问,这会导致高能耗。为了减少LDPC解码器的能耗,针对分层解码架构提出了一种绕过存储器的方案,该方案减少了对存储软后验可靠性值的存储器的访问量。在这项工作中,我们提出了一种方案,该方案可实现内存旁路方案的最佳内存访问减少。可实现的内存旁路量取决于层的解码顺序。我们提出寻找最佳解码顺序的问题,并提出算法以获得最佳解。我们还提出了相应的体系结构,该体系结构结合了一些存储组件并减少了存储区域。拟议的解码器是在TSMC 0.18μmCMOS工艺中实现的。实验结果表明,与最新设计相比,对于以IEEE 802.11n规范为目标的LDPC解码器,可以将存储器访问值的数量减少12.9-19.3%。同时,达到了95.6%–100%的硬件利用率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号