首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Leakage–Delay Tradeoff in FinFET Logic Circuits: A Comparative Analysis With Bulk Technology
【24h】

Leakage–Delay Tradeoff in FinFET Logic Circuits: A Comparative Analysis With Bulk Technology

机译:FinFET逻辑电路中的泄漏-延迟折衷:与批量技术的比较分析

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we study the advantages offered by multi-gate fin FETs (FinFETs) over traditional bulk MOSFETs when low standby power circuit techniques are implemented. More precisely, we simulated various vehicle circuits, ranging from ring oscillators to mirror full adders, to investigate the effectiveness of back biasing and transistor-stacking in both FinFETs and bulk MOSFETs. The opportunity to separate the gates of FinFETs and to operate them independently has been systematically analyzed; mixed connected- and independent-gate circuits have also been evaluated. The study spans over the device, the layout, and the circuit level of abstraction and appropriate figures of merit are introduced to quantify the potential advantage of different schemes. Our results show that, thanks to a larger threshold voltage sensitivity to back biasing, the FinFET technology is able to offer a more favorable compromise between standby power consumption and dynamic performance and is well suited for implementing fast and energy-efficient adaptive back-biasing strategies.
机译:在本文中,当实施低待机功率电路技术时,我们研究了多栅极鳍式FET(FinFET)相对于传统体MOSFET的优势。更准确地说,我们模拟了各种车辆电路,从环形振荡器到镜像全加器,以研究FinFET和体MOSFET中反向偏置和晶体管堆叠的有效性。系统地分析了分离FinFET的栅极并独立操作的机会。还对混合连接和独立门电路进行了评估。这项研究涵盖了器件,布局和抽象电路层次,并引入了适当的品质因数来量化不同方案的潜在优势。我们的结果表明,由于对反向偏置具有更高的阈值电压灵敏度,FinFET技术能够在待机功耗和动态性能之间提供更有利的折衷,并且非常适合实施快速且节能的自适应反向偏置策略。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号