首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Transition-Code Based Linearity Test Method for Pipelined ADCs With Digital Error Correction
【24h】

Transition-Code Based Linearity Test Method for Pipelined ADCs With Digital Error Correction

机译:具有数字误差校正的流水线ADC的基于过渡码的线性度测试方法

获取原文
获取原文并翻译 | 示例

摘要

A transition-code based method is proposed to reduce the linearity testing time of pipelined analog-to-digital converters (ADCs). By employing specific architecture-dependent rules, only a few specific transition codes need to be measured to accomplish the accurate linearity test of a pipelined ADC. In addition, a simple digital Design-for-Test (DfT) circuit is proposed to help correctly detect transition codes corresponding to each pipelined stage. With the help of the DfT circuit, the proposed method can be applied for pipelined ADCs with digital error correction (DEC). Experimental results of a practical chip show that the proposed method can achieve high test accuracy for a 12-bit 1.5-bit/stage pipelined ADC with different nonlinearities by measuring only 9.3% of the total measured samples of the conventional histogram based method.
机译:提出了一种基于过渡码的方法,以减少流水线模数转换器(ADC)的线性测试时间。通过采用特定于体系结构的规则,只需测量几个特定的​​转换代码即可完成流水线ADC的精确线性测试。此外,提出了一种简单的数字测试设计(DfT)电路,以帮助正确检测与每个流水线级相对应的转换代码。借助DfT电路,该方法可用于具有数字误差校正(DEC)的流水线ADC。一块实际芯片的实验结果表明,该方法通过仅测量基于传统直方图方法的总测量样本的9.3%,可以实现具有不同非线性度的12位1.5位/级流水线ADC的测试精度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号