首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Accurate Timing and Noise Analysis of Combinational and Sequential Logic Cells Using Current Source Modeling
【24h】

Accurate Timing and Noise Analysis of Combinational and Sequential Logic Cells Using Current Source Modeling

机译:使用电流源建模的组合逻辑和顺序逻辑单元的准确时序和噪声分析

获取原文
获取原文并翻译 | 示例
           

摘要

A current source model (CSM) for CMOS logic cells is presented, which can be used for accurate noise and delay analysis in CMOS VLSI circuits. CS modeling is broadly considered as the method of choice for modern static timing and noise analysis tools. Unfortunately, the existing CSMs are only applicable to combinational logic cells. In addition to multistage logic nature of the sequential cells, the main difficulty in developing a CSM for these cells is the presence of feedback loops. This paper begins by presenting a highly accurate CSM for combinational logic cells, followed by models for common sequential cells, including latches and master slave flip-flops. The proposed model addresses these problems by characterizing the cell with suitable nonlinear CSs and capacitive components. Given the input and clock voltage waveforms of arbitrary shapes, our new model can accurately compute the output voltage waveform of the sequential cell. Experimental results demonstrate close-to-SPICE waveforms with three orders of magnitude speedup.
机译:提出了一种用于CMOS逻辑单元的电流源模型(CSM),该模型可用于CMOS VLSI电路中的精确噪声和延迟分析。 CS建模被广泛认为是现代静态定时和噪声分析工具的选择方法。不幸的是,现有的CSM仅适用于组合逻辑单元。除了顺序单元的多级逻辑性质外,为这些单元开发CSM的主要困难是反馈回路的存在。本文首先介绍了用于组合逻辑单元的高精度CSM,然后介绍了用于公共顺序单元的模型,包括锁存器和主从触发器。所提出的模型通过用合适的非线性CS和电容成分来表征电池来解决这些问题。给定任意形状的输入和时钟电压波形,我们的新模型可以准确计算顺序单元的输出电压波形。实验结果表明,接近SPICE的波形具有三个数量级的加速。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号