首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Low-Swing Differential Conditional Capturing Flip-Flop for LC Resonant Clock Distribution Networks
【24h】

Low-Swing Differential Conditional Capturing Flip-Flop for LC Resonant Clock Distribution Networks

机译:用于LC谐振时钟分配网络的低摆幅差分条件捕获触发器

获取原文
获取原文并翻译 | 示例

摘要

In this paper we introduce a new flip-flop for use in a low-swing LC resonant clocking scheme. The proposed low-swing differential conditional capturing flip-flop (LS-DCCFF) operates with a low-swing sinusoidal clock through the utilization of reduced swing inverters at the clock port. The functionality of the proposed flip-flop was verified at extreme corners through simulations with parasitics extracted from layout. The LS-DCCFF enables 6.5% reduction in power compared to the full-swing flip-flop with 19% area overhead. In addition, a frequency dependent delay associated with driving pulsed flip-flops with a low-swing sinusoidal clock has been characterized. The LS-DCCFF has 870 ps longer data to output delay as compared to the full-swing flip-flop at the same setup time for a 100 MHz sinusoidal clock. The functionality of the proposed flip-flop was tested and verified by using the LS-DCCFF in a dual-mode multiply and accumulate (MAC) unit fabricated in TSMC 90-nm CMOS technology. Low-swing resonant clocking achieved around 5.8% reduction in total power with 5.7% area overhead for the MAC.
机译:在本文中,我们介绍了一种用于低摆幅LC谐振时钟方案的新型触发器。拟议的低摆幅差分条件捕获触发器(LS-DCCFF)通过在时钟端口使用减少摆幅的反相器,以低摆幅正弦时钟工作。拟议的触发器的功能已通过仿真从布局中提取的寄生效应在极端的角落进行了验证。与具有19%面积开销的全摆幅触发器相比,LS-DCCFF可使功耗降低6.5%。另外,已经表征了与具有低摆幅正弦时钟的驱动脉冲触发器相关的频率相关的延迟。与在100 MHz正弦时钟的相同建立时间的全摆幅触发器相比,LS-DCCFF具有870 ps更长的数据输出延迟。所提出的触发器的功能已通过在台积电90纳米CMOS技术中制造的双模乘法和累加(MAC)单元中使用LS-DCCFF进行了测试和验证。低摆幅谐振时钟使MAC的总功耗降低了约5.8%,面积开销为5.7%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号