首页> 外文期刊>Computers & Digital Techniques, IET >Dual-edge triggered sense amplifier flip-flop for resonant clock distribution networks
【24h】

Dual-edge triggered sense amplifier flip-flop for resonant clock distribution networks

机译:双沿触发式读出放大器触发器,用于谐振时钟分配网络

获取原文
获取原文并翻译 | 示例

摘要

A dual-edge sense amplifier flip-flop (DE-SAFF) for resonant clock distribution networks (CDNs) is proposed. The clocking scheme used to enable dual-edge triggering in the proposed SAFF reduces short circuit power by allowing the precharging transistors to be switched on only for a portion of the clock period. The extracted circuit layout of the proposed DE-SAFF has been simulated in STMicroelectronics 90 nm technology with a resonant clock signal at a frequency of 500 MHz. Simulation results show correct functionality of the flip-flip under process, voltage and temperature variations. Two low-power clocking techniques, the dual-edge triggering method and the emerging resonant (sinusoidal) clocking technique, have been combined to enable further power reduction in the CDN. Modelling the resonant clock distribution system with the proposed flipflop illustrates that dual-edge triggering can achieve up to 58% reduction in the power consumption of resonant clock networks.
机译:提出了一种用于谐振时钟分配网络(CDN)的双沿检测放大器触发器(DE-SAFF)。所提出的SAFF中用于实现双沿触发的时钟方案通过允许预充电晶体管仅在一部分时钟周期内导通来减少短路功率。拟议中的DE-SAFF的提取电路布局已采用意法半导体(STMicroelectronics)的90 nm技术进行了仿真,其谐振时钟信号的频率为500 MHz。仿真结果显示了在过程,电压和温度变化下,触发器的正确​​功能。结合了两种低功耗时钟技术,即双沿触发方法和新兴的谐振(正弦)时钟技术,可以进一步降低CDN的功耗。使用所提出的触发器对谐振时钟分配系统进行建模说明,双沿触发可以使谐振时钟网络的功耗降低多达58%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号