首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Power-Efficient Explicit-Pulsed Dual-Edge Triggered Sense-Amplifier Flip-Flops
【24h】

Power-Efficient Explicit-Pulsed Dual-Edge Triggered Sense-Amplifier Flip-Flops

机译:省电的显式脉冲双沿触发感应放大器触发器

获取原文
获取原文并翻译 | 示例
           

摘要

A novel explicit-pulsed dual-edge triggered sense-amplifier flip-flop (DET-SAFF) for low-power and high-performance applications is presented in this paper. By incorporating the dual-edge triggering mechanism in the new fast latch and employing conditional precharging, the DET-SAFF is able to achieve low-power consumption that has small delay. To further reduce the power consumption at low switching activities, a clock-gated sense-amplifier (CG-SAFF) is engaged. Extensive post-layout simulations proved that the proposed DET-SAFF exhibits both the low-power and high-speed properties, with delay and power reduction of up to 43.3% and 33.5% of those of the prior art, respectively. When the switching activity is less than 0.5, the proposed CG-SAFF demonstrates its superiority in terms of power reduction. During zero input switching activity, CG-SAFF can realize up to 86% in power saving. Lastly, a modification to the proposed circuit has led to an improved common-mode rejection ratio (CMRR) DET-SAFF.
机译:本文提出了一种适用于低功耗和高性能应用的新型显式脉冲双边沿触发读出放大器触发器(DET-SAFF)。通过在新的快速锁存器中结合双沿触发机制并采用条件预充电,DET-SAFF能够实现低延迟的低功耗。为了进一步降低低开关活动时的功耗,采用了时钟门控灵敏放大器(CG-SAFF)。广泛的布局后仿真证明,所提出的DET-SAFF既具有低功耗又具有高速性能,其延迟和功耗降低分别达到现有技术的43.3%和33.5%。当开关活性小于0.5时,提出的CG-SAFF证明了其在降低功率方面的优越性。在零输入切换活动期间,CG-SAFF可以节省多达86%的功率。最后,对所提出电路的修改导致改进的共模抑制比(CMRR)DET-SAFF。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号