首页> 外文期刊>Frontiers of Information Technology & Electronic Engineering >Power-efficient dual-edge implicit pulse-triggered flip-flop with an embedded clock-gating scheme
【24h】

Power-efficient dual-edge implicit pulse-triggered flip-flop with an embedded clock-gating scheme

机译:具有嵌入式时钟门控方案的高效率双边缘隐式脉冲触发触发器

获取原文
           

摘要

A novel dual-edge implicit pulse-triggered flip-flop with an embedded clock-gating scheme (DIFF-CGS) is proposed, which employs a transmission-gate-logic (TGL) based clock-gating scheme in the pulse generation stage. This scheme conditionally disables the inverter chain when the input data are kept unchanged, so redundant transitions of delayed clock signals and internal nodes of the latch are all eliminated, leading to low power efficiency. Based on SMIC 65 nm technology, extensive post-layout simulation results show that the proposed DIFF-CGS gains an improvement of 41.39% to 56.21% in terms of power consumption, compared with its counterparts at 10% data-switching activity. Also, full-swing operations in both implicit pulse generation and the static latch improve the robustness of the design. Thus, DIFF-CGS is suitable for low-power applications in very-large-scale integration (VLSI) designs with low data-switching activities.
机译:提出了一种具有嵌入式时钟门控方案(DIFF-CGS)的新型双沿隐式脉冲触发触发器,该方案在脉冲生成阶段采用了基于传输门逻辑(TGL)的时钟门控方案。当输入数据保持不变时,该方案有条件地禁用了反相器链,因此消除了延迟时钟信号和锁存器内部节点的冗余过渡,从而降低了电源效率。基于SMIC 65 nm技术,广泛的布局后仿真结果表明,与10%的数据交换活动相比,所提出的DIFF-CGS的功耗方面提高了41.39%至56.21%。同样,隐式脉冲产生和静态锁存器中的全摆幅操作提高了设计的鲁棒性。因此,DIFF-CGS适用于数据交换活动少的超大规模集成(VLSI)设计中的低功耗应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号