首页> 外文会议>2012 International Conference on Green Technologies. >Dual-edge triggered sense-amplifier flip-flop for Low Power systems
【24h】

Dual-edge triggered sense-amplifier flip-flop for Low Power systems

机译:适用于低功耗系统的双沿触发式感应放大器触发器

获取原文
获取原文并翻译 | 示例

摘要

New complex and Low Power systems are being implemented using advanced Electronic Design Automation (EDA) tools. Low power designs are not only used in small size applications like mobile phones, tablets and handheld devices but also in high-performance computing applications. As the complexity increases day by day, the dissipation of power has emerged as one of the very important design constraints. In recent years, there has been an increasing demand for high-speed digital circuits at low power consumption. Flip-flops are critical timing elements in digital circuits which have a large impact on circuit speed and power consumption. The performance of the Flip-Flop is an important element to determine the performance of the synchronous circuit. In the research of low power and low voltage VLSI circuits, the use and implementation of Dual Edge Triggered Flip-Flop (DETFF) has gained more attention at the gate level design. The main advantage of using DETFF is that it allows one to maintain a constant throughput while operating at only half the clock frequency. In this paper, a dual-edge triggered sense amplifier flip-flop is designed for low power systems. For DETFF, the optimal delay, power consumption, and energy are determined as the primary figures of merit. The use of dual edge-triggered flip-flops can help reduce the clock frequency to half of the single edge-triggered flip-flops while maintaining the same data throughput, this thereafter translates to better performance in terms of both power dissipation and speed.
机译:新的复杂和低功耗系统正在使用高级电子设计自动化(EDA)工具实施。低功耗设计不仅用于移动电话,平板电脑和手持设备等小型应用,而且还用于高性能计算应用。随着复杂性的日益增加,功耗已成为非常重要的设计约束之一。近年来,对低功耗的高速数字电路的需求不断增长。触发器是数字电路中的关键时序元件,对电路速度和功耗有很大影响。触发器的性能是确定同步电路性能的重要因素。在低功耗和低压VLSI电路的研究中,双沿触发触发器(DETFF)的使用和实现在门级设计中引起了更多关注。使用DETFF的主要优点是,它可以使时钟保持恒定的吞吐量,而时钟频率仅为时钟的一半。本文针对低功耗系统设计了双沿触发式读出放大器触发器。对于DETFF,最佳延迟,功耗和能量被确定为主要绩效指标。使用双沿触发的触发器可以将时钟频率降低到单沿触发的触发器的一半,同时保持相同的数据吞吐量,此后在功耗和速度方面都可以实现更好的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号