首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Threshold Voltage Tuning for Faster Activation With Lower Noise in Tri-Mode MTCMOS Circuits
【24h】

Threshold Voltage Tuning for Faster Activation With Lower Noise in Tri-Mode MTCMOS Circuits

机译:阈值电压调整可在三模式MTCMOS电路中以较低的噪声实现更快的激活

获取原文
获取原文并翻译 | 示例
           

摘要

A new threshold voltage tuning methodology is explored in this paper to minimize the peak power/ground bouncing noise with smaller sleep transistors in multi-threshold CMOS (MTCMOS) circuits. Different circuit techniques with the threshold voltage tuning strategy lower the activation noise, the activation delay, and the size of the additional sleep transistors by up to 27.76%, 32.66%, and 85.71%, respectively, as compared to a previously published noise-aware MTCMOS circuit with standard zero-body-biased high threshold voltage sleep transistors in a UMC 80-nm CMOS technology.
机译:本文探索了一种新的阈值电压调整方法,以在多阈值CMOS(MTCMOS)电路中使用较小的睡眠晶体管将峰值功率/接地反弹噪声降至最低。与先前发布的噪声感知相比,具有阈值电压调整策略的不同电路技术分别将激活噪声,激活延迟和附加睡眠晶体管的尺寸分别降低了27.76%,32.66%和85.71%。具有采用UMC 80-nm CMOS技术的标准零体偏置高阈值电压睡眠晶体管的MTCMOS电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号