首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Using Magnetic RAM to Build Low-Power and Soft Error-Resilient L1 Cache
【24h】

Using Magnetic RAM to Build Low-Power and Soft Error-Resilient L1 Cache

机译:使用电磁RAM构建低功耗和软错误恢复L1高速缓存

获取原文
获取原文并翻译 | 示例

摘要

Due to its great scalability, fast read access, low leakage power, and nonvolatility, magnetic random access memory (MRAM) appears to be a promising memory technology for on-chip cache memory in microprocessors. However, the write-to-MRAM process is relatively slow and results in high dynamic power consumption. Such inherent disadvantages of MRAM make researchers easily conclude that MRAM can only be used for low-level caches (e.g., L2 or L3 cache), where cache memories are less frequently accessed and slow write to MRAM can be more easily compensated using simple architectural techniques. By developing a hybrid cache architecture, this paper attempts to show that, with appropriate architecture design, MRAM can also be used in L1 cache to improve both the energy efficiency and soft error immunity. The basic idea is to supplement the MRAM L1 cache with several small SRAM buffers, which can substantially mitigate the performance degradation and dynamic energy overhead induced by MRAM write operations. Moreover, the proposed hybrid cache architecture is also an efficient solution to protect cache memory from radiation-induced soft errors, as MRAM is inherently invulnerable to emissive particles. Simulation results show that, with only less than 2% performance degradation, the proposed design approach can reduce the power consumption by up to 76.1% on average compared with the traditional SRAM L1 cache. In addition, the architectural vulnerability factor of L1 data cache is reduced from 28.3% to as low as 0.5%.
机译:由于其巨大的可扩展性,快速的读取访问,低泄漏功率和非易失性,磁性随机存取存储器(MRAM)似乎是微处理器中片上高速缓存存储器的有前途的存储器技术。但是,写入MRAM的过程相对较慢,并导致高动态功耗。 MRAM的这些固有缺点使研究人员可以轻松得出结论:MRAM只能用于低级缓存(例如L2或L3缓存),在这种情况下,使用简单的体系结构技术访问缓存的频率较低,并且可以更轻松地补偿对MRAM的慢速写入。通过开发混合缓存体系结构,本文试图证明,通过适当的体系结构设计,MRAM也可以用于L1缓存中,以提高能效和抗软错误性。基本思想是用几个小的SRAM缓冲区来补充MRAM L1高速缓存,这可以大大减轻MRAM写入操作引起的性能下降和动态能量开销。此外,由于MRAM本质上不受发射粒子的影响,因此所提出的混合缓存体系结构还是一种有效的解决方案,可以保护缓存存储器免受辐射引起的软错误的影响。仿真结果表明,与传统的SRAM L1缓存相比,所提出的设计方法在性能降级不到2%的情况下,平均可降低功耗达76.1%。此外,L1数据缓存的体系结构脆弱性因素从28.3%降低至0.5%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号