首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Slew-Rate Monitoring Circuit for On-Chip Process Variation Detection
【24h】

Slew-Rate Monitoring Circuit for On-Chip Process Variation Detection

机译:片内过程变化检测的摆率监控电路

获取原文
获取原文并翻译 | 示例

摘要

The need for efficient and accurate detection schemes to assess the impact of process variations on the parametric yield of integrated circuits has increased in the nanometer design era. In this paper, the difference of rise and fall slew is presented as another process-variation metric along with the delay in determining the relative mismatch between the drive strengths of nMOS and pMOS devices. The importance of considering both of these metrics is illustrated, and a new slew-rate monitoring circuit is presented for measuring the difference of rise and fall slew of a signal on the critical path of a circuit. Sensitivity analysis with multiple pulses as input has also been investigated. Bias generator circuits that track nMOS and pMOS threshold voltages have been incorporated, which makes the design less susceptible to process variation. Design considerations, simulation results, and characteristics of the slew-rate monitor circuitry in a 65-nm IBM CMOS process are presented, and a sensitivity of 50 MHz/50 ps for single pulse input is achieved. The measurement sensitivity of a fabricated slew-rate monitor in a 65-nm IBM CMOS technology is 0.11 ${rm V}/mu{rm s}$, with 1089 pF as the output load of the slew-rate monitor.
机译:在纳米设计时代,对用于评估工艺变化对集成电路参数产量的影响的高效,准确检测方案的需求日益增长。在本文中,将上升和下降摆率的差异作为另一种过程变化量度,以及确定nMOS和pMOS器件的驱动强度之间的相对失配的延迟。说明了同时考虑这两个指标的重要性,并提出了一种新的摆率监视电路,用于测量电路关键路径上信号的上升和下降摆率之差。还研究了以多个脉冲为输入的灵敏度分析。集成了跟踪nMOS和pMOS阈值电压的偏置发生器电路,这使得设计不容易受到工艺变化的影响。介绍了设计注意事项,仿真结果和65nm IBM CMOS工艺中的摆率监控器电路的特性,单脉冲输入的灵敏度达到50 MHz / 50 ps。在65纳米IBM CMOS技术中,制成的摆率监测器的测量灵敏度为0.11 $ {rm V} / mu {rm s} $ ,其中1089 pF作为摆率监控器的输出负载。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号