首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Fault-Tolerant Embedded-Memory Strategy for Baseband Signal Processing Systems
【24h】

Fault-Tolerant Embedded-Memory Strategy for Baseband Signal Processing Systems

机译:基带信号处理系统的容错嵌入式存储器策略

获取原文
获取原文并翻译 | 示例

摘要

The growing density of integration and the increasing percentage of system-on-chip area occupied by embedded memories has led to an increase in the expected number of memory faults. The soft memory repair strategy proposed in this paper employs existing forward error correction at the system level and mitigates the impact of memory faults through permutation of high-sensitivity regions. The effectiveness of the proposed repair technique is evaluated on a multi-megabit de-interleaver static random access memory of an ISDB-T digital baseband orthogonal frequency-division multiplexing receiver in 65-nm CMOS. The proposed technique introduces a single multiplexer delay overhead and a configurable area overhead of $lceil M/irceil$ bits, where $M$ is the number of memory rows and $i$ is an integer from 1 to $M$, inclusive. The repair strategy achieves a measured 0.15 dB gain improvement at 2$,times 10^{-4}$ quasi-error-free bit error rate in the presence of stuck-at memory faults for an additive white Gaussian noise channel.
机译:集成密度的不断提高和嵌入式存储器所占用的片上系统面积的百分比不断增加,导致预期的存储器故障数量增加。本文提出的软内存修复策略在系统级别采用了现有的前向纠错,并通过对高敏感度区域进行置换来减轻内存故障的影响。在65 nm CMOS的ISDB-T数字基带正交频分复用接收器的多兆位解交织器静态随机存取存储器上评估了提出的修复技术的有效性。所提出的技术引入了单个多路复用器延迟开销和 $ lceil M / irceil $ 位的可配置区域开销,其中 $ M $ 是内存行数,而 $ i $ 是从1到 $ M $ (含)的整数。修复策略在2 $,乘以10 ^ {-4} $ 准误差-下,实现了0.15 dB的测量增益提高。对于附加的高斯白噪声通道,在存在卡住的存储器故障的情况下的自由误码率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号