首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A 10-bit 200-MS/s Zero-Crossing-Based Pipeline ADC in 0.13- src='/images/tex/21769.gif' alt='mu '> m CMOS Technology
【24h】

A 10-bit 200-MS/s Zero-Crossing-Based Pipeline ADC in 0.13- src='/images/tex/21769.gif' alt='mu '> m CMOS Technology

机译:0.13- src =“ / images / tex / 21769.gif” alt =“ mu”> 的10位200-MS / s基于零交叉的流水线ADC m CMOS技术

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a zero-crossing-based pipeline analog-to-digital converter (ADC) architecture that can effectively reduce hardware complexity and power consumption for high-speed ADCs. The ADC uses only simple open-loop amplifiers for residue amplification. Using modified sliding interpolation and subranging techniques, the number of amplifiers is reduced by 60%. A 10-bit 200-MS/s ADC, employing the architecture and other techniques, such as double sampling, digital error correction, and source degeneration, is fabricated in 0.13-m CMOS process and occupies a die area of 0.7 . The differential and integral nonlinearity of the ADC are less than 0.83/−0.47 and 1.05/−0.7 LSB, respectively. With a 1.5-MHz full-scale input, the ADC achieves 56.5-dB signal-to-noise plus distortion ratio, 71.8-dB spurious free dynamic range, and 9.1 effective number of bits at full sampling rate while dissipating 38 mW from a 1.2-V supply.
机译:本简介介绍了一种基于零交叉的流水线模数转换器(ADC)架构,该架构可有效降低高速ADC的硬件复杂度和功耗。 ADC仅使用简单的开环放大器进行残留放大。使用改进的滑动插值和细分技术,放大器的数量减少了60%。采用0.13-m CMOS工艺制造的采用该体系结构和其他技术(例如双采样,数字错误校正和源极退化)的10位200-MS / s ADC,其管芯面积为0.7。 ADC的差分非线性和积分非线性分别小于0.83 / -0.47和1.05 / -0.7 LSB。 ADC具有1.5MHz的满量程输入,达到56.5dB的信噪比和失真比,71.8dB的无杂散动态范围以及9.1有效位数(在全采样速率下),而功耗却从1.2降低了38mW。 -V电源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号