首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >High Repair-Efficiency BISR Scheme for RAMs by Reusing Bitmap for Bit Redundancy
【24h】

High Repair-Efficiency BISR Scheme for RAMs by Reusing Bitmap for Bit Redundancy

机译:通过重用位图以实现位冗余来实现RAM的高修复效率BISR方案

获取原文
获取原文并翻译 | 示例

摘要

A built-in self-repair (BISR) scheme for random access memories (RAMs) with 2-D redundancy has a built-in redundancy analyzer (BIRA) for allocating the redundancy. The BIRA typically has a cache-like element called local bitmap for storing the fault information temporary. In this paper, a high-repair-efficiency BISR (HRE-BISR) scheme for RAMs is proposed. The HRE-BISR reuses the local bitmap to serve as spare bits such that it can repair more faults. In addition, a row/column/bit redundancy analysis (RCB-RA) algorithm for a RAM with spare rows, spare columns, and spare bits is presented. Simulation results show that the proposed HRE-BISR scheme can provide higher repair rate (RR) than a typical BISR scheme without reusing the local bitmap as spare bits. Only about 0.44% additional hardware overhead is needed to modify the local bitmap as spare bits. In addition, the HRE-BISR scheme using -bit local bitmap for RA only incurs about 0.08-ns delay penalty for a -bit RAM with one spare row and one spare column. However, the HRE-BIRA scheme with RCB-RA algorithm can provide 0.48%–11.95% increment of RR for different fault distributions.
机译:具有2D冗余的随机存取存储器(RAM)的内置自修复(BISR)方案具有用于分配冗余的内置冗余分析器​​(BIRA)。 BIRA通常具有一个类似于缓存的元素,称为本地位图,用于临时存储故障信息。本文提出了一种RAM的高修复效率BISR(HRE-BISR)方案。 HRE-BISR重用本地位图作为备用位,以便修复更多故障。此外,针对具有备用行,备用列和备用位的RAM,提出了行/列/位冗余分析(RCB-RA)算法。仿真结果表明,所提出的HRE-BISR方案可以比典型的BISR方案提供更高的修复率(RR),而无需将本地位图重新用作备用位。只需约0.44%的额外硬件开销即可将本地位图修改为备用位。此外,对于具有一个备用行和一个备用列的-bit RAM,使用用于RA的-bit局部位图的HRE-BISR方案仅产生约0.08-ns的延迟损失。但是,采用RCB-RA算法的HRE-BIRA方案可以为不同的故障分布提供RR的0.48%–11.95%的增量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号