首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Online Fault Tolerance Technique for TSV-Based 3-D-IC
【24h】

Online Fault Tolerance Technique for TSV-Based 3-D-IC

机译:基于TSV的3-D-IC的在线容错技术

获取原文
获取原文并翻译 | 示例

摘要

This brief presents the design, validation, and evaluation of an efficient online fault tolerance technique for fault detection and recovery in presence of three through-silicon-vias (TSV) defects: 1) voids; 2) delamination between TSV and landing pad; and 3) TSV short-to-substrate. The technique employs transition delay test for TSV fault detection. Fault recovery is achieved by employing redundant TSVs and rerouting signals to fault-free TSVs. This technique is efficient because it requires a small ( number of TSVs per group) number of clock cycles for fault detection and recovery. Synthesis results using 130-nm design library show that 100% repair capability can be achieved with low area overhead (4% for the best case).
机译:本文简要介绍了一种有效的在线容错技术的设计,验证和评估,该技术可在存在三个贯穿硅通孔(TSV)缺陷的情况下进行故障检测和恢复:1)空隙; 2)TSV和着陆垫之间分层; 3)TSV与基板短路。该技术将过渡延迟测试用于TSV故障检测。通过使用冗余TSV并将信号重新路由到无故障的TSV,可以实现故障恢复。该技术之所以有效是因为它需要少量(每组数量的TSV)时钟周期来进行故障检测和恢复。使用130纳米设计库的综合结果表明,可以以低面积开销(最佳情况为4%)实现100%的修复能力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号