首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Range Unlimited Delay-Interleaving and -Recycling Clock Skew Compensation and Duty-Cycle Correction Circuit
【24h】

Range Unlimited Delay-Interleaving and -Recycling Clock Skew Compensation and Duty-Cycle Correction Circuit

机译:范围无限的延迟交织和循环时钟偏斜补偿和占空比校正电路

获取原文
获取原文并翻译 | 示例

摘要

A clock skew-compensation and duty-cycle correction circuit (CSADC) is used as the second-level clock distributing circuit to align a system global clock while maintaining a 50% duty cycle. A power-efficient, range-unlimited, and accuracy-enhanced CSADC, designed mainly with a new delay-interleaving and -recycling technique that mitigates operating frequency limitations while keeping overhead costs low, is proposed in this paper. Our preliminary research results prove the feasibility of the proposed technique and show that the operating frequency ranges from 110 MHz to 1.75 GHz, with the corrected duty cycle varying from 51.2% to 48.9% based on 0.18-m CMOS technology. Meanwhile, the lock-in time, static phase error, and power consumption are, respectively, 26 clock cycles, 4.2 ps, and 5.58 mW at 1.75 GHz.
机译:时钟偏移补偿和占空比校正电路(CSADC)用作第二级时钟分配电路,以在保持50%占空比的同时对准系统全局时钟。本文提出了一种功率效率高,范围不受限制和精度提高的CSADC,主要设计了一种新的延迟交织和循环利用技术,该技术可缓解工作频率限制,同时保持较低的开销成本。我们的初步研究结果证明了该技术的可行性,并表明工作频率在110 MHz至1.75 GHz范围内,基于0.18-m CMOS技术的校正占空比在51.2%至48.9%之间。同时,在1.75 GHz时,锁定时间,静态相位误差和功耗分别为26个时钟周期,4.2 ps和5.58 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号