首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Reverse Converter Design via Parallel-Prefix Adders: Novel Components, Methodology, and Implementations
【24h】

Reverse Converter Design via Parallel-Prefix Adders: Novel Components, Methodology, and Implementations

机译:通过并行前缀加法器的反向转换器设计:新颖的组件,方法和实现

获取原文
获取原文并翻译 | 示例
           

摘要

In this brief, the implementation of residue number system reverse converters based on well-known regular and modular parallel-prefix adders is analyzed. The VLSI implementation results show a significant delay reduction and area improvements, all this at the cost of higher power consumption, which is the main reason preventing the use of parallel-prefix adders to achieve high-speed reverse converters in nowadays systems. Hence, to solve the high power consumption problem, novel specific hybrid parallel-prefix-based adder components that provide better tradeoff between delay and power consumption are herein presented to design reverse converters. A methodology is also described to design reverse converters based on different kinds of prefix adders. This methodology helps the designer to adjust the performance of the reverse converter based on the target application and existing constraints.
机译:在本文中,分析了基于众所周知的常规和模块化并行前缀加法器的残数系统反向转换器的实现。 VLSI的实施结果显示出显着的延迟减少和面积改善,所有这些都是以更高的功耗为代价的,这是阻止使用并行前缀加法器来实现当今系统中的高速反向转换器的主要原因。因此,为了解决高功耗问题,本文提出了在延迟和功耗之间提供更好权衡的新颖的基于特定混合并行前缀的加法器组件,以设计反向转换器。还描述了一种基于不同种类的前缀加法器设计反向转换器的方法。这种方法可以帮助设计人员根据目标应用和现有约束条件来调整反向转换器的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号