首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >System-Level Power Analysis of a Multicore Multipower Domain Processor With ON-Chip Voltage Regulators
【24h】

System-Level Power Analysis of a Multicore Multipower Domain Processor With ON-Chip Voltage Regulators

机译:具有片上稳压器的多核多功率域处理器的系统级功率分析

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we study two different ON-chip power delivery schemes, namely, fully integrated voltage regulator (FIVR) and low-dropout regulator (LDO), and analyze their effect on total system power under process variation, assuming a realistic dynamic voltage–frequency scaling (DVFS) system. The impact of different task scheduling algorithms on the overall system power was also analyzed. We find that in a hypothetical 256-core processor, under a per-core DVFS assumption, the FIVR-based power delivery consumes 20% less power than the LDO-based one for a 50% throughput. However, as the number of cores in the processor reduces, the difference in power consumption between the FIVR-based and LDO-based power delivery schemes becomes smaller. For example, in the case of a 16-core processor with per-core DVFS capability, FIVR-based design was found to consume about the same power as the LDO-based design.
机译:在本文中,我们研究了两种不同的片上功率传输方案,即全集成稳压器(FIVR)和低压降稳压器(LDO),并在实际电压变化的情况下分析了它们在工艺变化下对总系统功率的影响。 –频率缩放(DVFS)系统。还分析了不同任务调度算法对整体系统功率的影响。我们发现,在一个假设的256核处理器中,在每核DVFS假设下,基于FIVR的电源传输的功耗比基于LDO的功耗低20%,而吞吐量达到50%。但是,随着处理器中内核数量的减少,基于FIVR的供电方案和基于LDO的供电方案之间的功耗差异将变得更小。例如,在具有每核DVFS功能的16核处理器的情况下,发现基于FIVR的设计消耗的功耗与基于LDO的设计大约相同。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号